

# Non-Conventional Multi-level Inverter with Reduced Number of Voltage Sources and Switches

## Sadhu Renuka<sup>1</sup>, G.Kishor<sup>2</sup>

PG Student [PE], Dept. of EEE, G. Pulla Reddy Engineering College, Kurnool, Andhra Pradesh India<sup>1</sup>

Associate professor, Dept. of EEE, G. Pulla Reddy Engineering College, Kurnool, Andhra Pradesh, India<sup>2</sup>

Abstract: Multilevel inverters have got high quality output when compared with two-level inverters so for high power purposes the usage of Multi-level inverter applications has grow more ubiquitous in industries. In this paper, foremost a new topology for sub-multi level inverters is proposed and then the series connection of sub-multilevel inverters is put forth as a generalized multilevel inverter. This proposed multi level inverter has reduced number of switching devices. The optimal structure concerning the criteria such as standard voltage on the switches, number of switches and number of dc voltage sources etc is succeed by paying a special attention. Asymmetric condition is verified for proposed multilevel inverter by using MATLAB SIMULINK software.

Keywords: Multilevel inverter, Optimal Structure, Sub-Multilevel inverter. Asymmetric condition, MATLABSIMULINK software.

## I. INTRODUCTION

Nowadays, for high power and high voltage applications, The topologies of CHB have got good modularity and Multi-level inverters are used because of their advantages simplicity of control and so they are suitable for highlike its output voltage has got lower electromagnetic voltage applications. But, the drawback of this topology is interference, reduced harmonic distortion, high efficiency. it requires large number of separated voltage sources to Multi-level inverters includes power semiconductors supply each conversion cell. To overcome this drawback devices and dc voltage sources, the output is generated for high voltage applications, new configurations have with voltages of stepped waveform. In Multi-level inverters, required ac output voltage waveform can be obtained by various combinations of multiple dc voltage sources. As the number of voltage sources increased, the the cost and complexity in controlling and tend to reduce quality of output voltage is much improved. However, a larger number of levels increase the number of devices that must be controlled and the control complexity [9].

There are three well-known types of Multi-level inverters [10],[11]: the neutral point clamped (NPC) or diode clamped multilevel inverter, the flying capacitor (FC) multilevel inverter, and the cascaded H-bridge (CHB) multilevel inverter. All those three conventional single phase inverters for three level output are shown in Fig(1).

The NPC Multi-level inverter has got the drawback of the unequal voltage distribution between the series connected capacitors, which causes the dc-link capacitor unbalancing and require large number of clamping diodes for a large number of voltage levels [2]. The FC multilevel inverter uses flying capacitors as the clamping devices and this type topology has got several advantages when compared to NPC Multilevel Inverters, also with the advantage of having redundant phase leg states which allows the equal distribution of switching stress among the semiconductor devices [7] and [8] and also the transformer less operation.

been developed [3-6]. Multi-level inverters also got some particular disadvantages like, they require large number of power semiconductor devices, which leads to increase in the efficiency and overall reliability.

Among all those three Multi-level inverters, cascaded inverters got many advantageous and are preferred mostly. Based on the voltage balancing of inverter topologies, inverters can also determine as symmetrical [1-4] and asymmetrical inverters [5-6].





IJIREEICE

INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND CONTROL ENGINEERING Vol. 3. Issue 5. May 2015

In past years, lot of configurations and topologies are presented in order to reduce the total number of devices. Some among them are proposed in the literature [3-6]. This paper present a new multilevel inverter topology using series connection of sub-multilevel inverter which requires less number of power electronic devices as compared to conventional inverters.

## II. CONVENTIONAL SEVEN – LEVEL INVERTERS



Fig 2. Seven – level Cascaded H–Bridge Multilevel Inverter

A cascaded H – bridges Multi-level inverter is a series connection of multiple H – bridge inverters. Each H – bridge inverter has the same configuration as a typical single phase full-bridge inverter. The circuit configuration of seven – level cascaded H – Bridge inverter is shown in Fig(2). It requires 12 IGBT switches and 3 DC sources for a seven – level inverter.



Fig 3 : Output Voltage of cascaded H-bridge seven level inverter

Each H-bridge inverter is connected to its own DC source Vdc. It introduces the idea of using Separate DC Sources (SDCSs) to produce AC voltage. By cascading AC outputs of each H-bridge inverter, AC voltage waveform is obtained. Lot of topologies are developed in recent year, with this idea.The proposed topology in this paper is also based on the same working principle.

### III. PROPOSED TOPOLOGY

Configuration circuit shown in Fig(4) is of a seven – level inverter. It comprises of two constant DC voltage sources V1 and V2 and eight switches (S1, S2, S3,S4, T1, T2, T3 and T4), among those four switches(S1, S2, S3,S4) are used at voltage sources for voltage level control and output obtained from these switches is similar to the output obtained from a full wave rectifier. And then the remaining four switches are used as CHB inverter. This CHB is used for maintaining positive and negative parts of output voltage waveform. At the output terminals of CHB

| Mo<br>de | S1      | S2      | S3      | S4      | T1<br>T2 | T3<br>T4 | Vo            |
|----------|---------|---------|---------|---------|----------|----------|---------------|
| 1        | OF<br>F | O<br>N  | OF<br>F | O<br>N  | ON       | OF<br>F  | 3V<br>dc      |
| 2        | ON      | OF<br>F | OF<br>F | O<br>N  | ON       | OF<br>F  | 2V<br>dc      |
| 3        | OF<br>F | O<br>N  | O<br>N  | OF<br>F | ON       | OF<br>F  | Vd<br>c       |
| 4        | ON      | OF<br>F | O<br>N  | OF<br>F | ON       | OF<br>F  | 0             |
| 5        | ON      | OF<br>F | O<br>N  | OF<br>F | OF<br>F  | ON       | 0             |
| 6        | OF<br>F | O<br>N  | O<br>N  | OF<br>F | OF<br>F  | ON       | -<br>Vd<br>c  |
| 7        | ON      | OF<br>F | OF<br>F | O<br>N  | OF<br>F  | ON       | -<br>2V<br>dc |
| 8        | OF<br>F | O<br>N  | OF<br>F | O<br>N  | OF<br>F  | ON       | -<br>3V<br>dc |

inverter the load is connected. Therefore, by using CHB inverter at the end, all the generated positive half – cycles will be converted into positive and negative half – cycles.

#### A, Operation Principle

The seven – level inverter operation can be divided into eight modes. Modes 1 - 4 are for the positive half – cycle and modes 5 - 8 are for the negative half – cycle. As shown in Fig(2), the power electronic switches in CHB inverter are switched synchronously with the utility voltage to convert the DC power into AC power for commutating and in low frequency.

As the DC constant voltage sources are unequal, the magnitude of DC constant voltage sources V1 and V2 can be shown as follows,

$$V1 = Vdc,$$
  
 $V2 = 2Vdc$ 

Switches T1 and T2 are turned ON for positive halfcycle and at this time switches T3 and T4 are turned off. Now switches T3 and T4 are turned ON for negative halfcycle and at this time T1 and T2 are turned OFF.

INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND CONTROL ENGINEERING Vol. 3. Issue 5. May 2015



Fig 4 : Seven - Level Proposed Topology

The switching modes and output voltages of seven – level inverter are shown in table(1).

The operating modes of proposed seven – level inverter are as follows,

Mode1: In this mode, the output voltage is 3Vdc (V1+V2) as shown in Table(1). In this, switches S2 and S4 are turned ON and switches S1and S3 are turned OFF. The load current path will be through S2 – T1 – Load – T2 – S4.

Mode2: In this mode, the output voltage is 2Vdc (V2) as shown in Table(1). In this, switches S4 and S1 are turned ON and switches S2 and S3 are turned OFF. The load current path will be through S1 - T1 - Load - T2 - S4.

*Mode3*:In this mode, the output voltage is Vdc (V1)as shown in Table(1). In this, switches S3 and S2 are turned ON and switches S1 and S4 are turned OFF. The load current path will be through S2 - T1 - Load - T2 - S3.

*Mode4*:In this mode, the output voltage is '0'. In this, switches S3 and S1 are turned ON and switches S2 and S4 are turned OFF. The load current path will be through S1 - T1 - Load - T2 - S

Table (1) Switching Table of Seven – level Inverter

Similarly the principles of working of modes 5,6,7 and 8 are similar to modes 4,3,2 and 1 respectively. But the modes from 5 - 8 are for negative half – cycle, so,switches T1 and T2 turned OFF and switches T3 andT4 are turned ON. The output voltage obtained from modes 5 - 8 are 0, -Vdc, -2Vdc and -3Vdc respectively. Therefore, total seven output levels of proposed topology are as follows +3Vdc, +2Vdc, +Vdc, 0, -Vdc, -2Vdc and -3Vdc.

#### **IV. SIMULATION RESULTS**

MATLAB SIMULINK based simulation tool is used to validate the results of proposed topology. 7 – level output voltages are as shown in Figure. Fig(7) shows the final output voltage of 7 – level inverter, and Fig(6) shows the

half wave output voltage .





Fig 7. Seven – level output voltage

All the output voltages are obtained for resistive load of "100 $\Omega$ ". Hence, the current waveforms are also similar to voltage waveforms, but the difference is in magnitude only.

#### V. CONCLUSION

In this paper, a new topology has been introduced for Cascaded Multi-level inverters. The proposed topology results in reduction of cost and installation area as the number of voltage sources and switches are minimised. This configuration extends possibilities to optimize it for various objectives and the design flexibility. The simulation results for proposed multilevel inverter topology demonstrate that the proposed configuration has prominent feature compared to other Cascaded Multi-level inverters.

#### References

- Akira Nabae, Isao Takahashi and Hirofumi Akagi, "A New Neutralpoint-clamped PWM Inverter", IEEE, Sept-1981
- [2] Jose Rodriguez, Jih-Sheng hai and Fang Zheng Peng, "Multilevel Inverters: A survey of topologies, controls and applications", IEEE, Aug-2002.
- [3] Ebrahim Babaei, "A cascaded Multilevel converter topology with reduced number of switches", IEEE, Nov-2008
- [4] Rokan Ali Ahmed, S.Mekhilef and Hew Wooi Ping, "New multilevel inverter topology with reduced number of switches", MEPCON'10, Cairo University, Dec-2010
- [5] Javad Ebrahimi, Ebrahim Babaei and Goverg B. Gharehpetian, "A New topology of cascaded multilevel converters wit reduced number of components for high voltage applications", IEEE, Nov-2011
- [6] N. Khader Basha and M. Abid Nayeemuddin, "A New cascaded multilevel inverter with less number of switches", IJRET, Valume-02, Sept-2013
- [7] S. S. Fazel, S. Bernet, D. Krug, and K. Jalili, "Design and comparison of 4-kV neutral-point-clamped, flying-capacitor, and seriesconnected Hbridge multilevel converters," *IEEE Trans. Ind. Appl.*, vol. 43, no. 4, pp. 1032–1040, Jul./Aug. 2007.
- [8] B. P. McGrath and D. G. Holmes, "Analytical modelling of voltage balance dynamics for a flying capacitor multilevel converter," *IEEE Trans. Power Electron.*, vol. 23, no. 2, pp. 543–550, Mar. 2008.
- [9] O. Lopez, J. Alvarez, J. Doval-Gandoy, F. D. Freijedo, A. Nogueiras, A. Lago, and C. M.Penalver, "Comparison of the FPGA implementation of two multilevel space vector PWM algorithms," *IEEE Trans. Ind. Electron.*, vol. 55, no. 4, pp. 1537–1547, Apr. 2008.
- [10] J. Rodriguez, S. Bernet, P. Steimer, and I. Lizama, "A survey on neutralpoint clamped inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7,pp. 2219–2230, Jul. 2010.
- [11] A. A. Boora, A. Nami, F. Zare, A. Ghosh, and F. Blaabjerg, "Voltagesharingconverter to supply single-phase asymmetrical fourlevel diodeclamped inverter with high power factor loads," *IEEE Trans. Power Electron.*, vol. 25, no. 10, pp. 2507–2520, Oct. 2010.

Fig 6. Generated positive half - cycles



## BIOGRAPHY

**Sadhu Renuka** received B. Tech degree in Electrical and Electronics Engineering from G. Pulla Reddy Engineering college, SKU, Anantapur in the year 2013. She is currently pursuing M.Tech in G. Pulla- Reddy Engineering College,JNTUA, Kurnool. Her research interests include Electrical Power Converters.

**G.Kishor** graduated from *Banglore University* in the year 2001. He received M.E degree from Sathyabhama Unversity, Chennai, India in the year 2004 and pursuing Ph.D. in Electrical Engineering Department, JNTU, Anantapur. At present he is working as Associate Professor in the Electrical and Electronics Engineering Department, G. Pulla Reddy Engineering College, Kurnool, India. His areas of interest include Power Converters and Multilevel Inverters.